Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms

Joint Authors

Ttofis, Christos
Theocharides, Theocharis

Source

VLSI Design

Issue

Vol. 2012, Issue 2012 (31 Dec. 2012), pp.1-17, 17 p.

Publisher

Hindawi Publishing Corporation

Publication Date

2012-05-31

Country of Publication

Egypt

No. of Pages

17

Main Subjects

Engineering Sciences and Information Technology

Abstract EN

Stereo correspondence is a popular algorithm for the extraction of depth information from a pair of rectified 2D images.

Hence, it has been used in many computer vision applications that require knowledge about depth.

However, stereo correspondence is a computationally intensive algorithm and requires high-end hardware resources in order to achieve real-time processing speed in embedded computer vision systems.

This paper presents an overview of the use of edge information as a means to accelerate hardware implementations of stereo correspondence algorithms.

The presented approach restricts the stereo correspondence algorithm only to the edges of the input images rather than to all image points, thus resulting in a considerable reduction of the search space.

The paper highlights the benefits of the edge-directed approach by applying it to two stereo correspondence algorithms: an SAD-based fixed-support algorithm and a more complex adaptive support weight algorithm.

Furthermore, we present design considerations about the implementation of these algorithms on reconfigurable hardware and also discuss issues related to the memory structures needed, the amount of parallelism that can be exploited, the organization of the processing blocks, and so forth.

The two architectures (fixed-support based versus adaptive-support weight based) are compared in terms of processing speed, disparity map accuracy, and hardware overheads, when both are implemented on a Virtex-5 FPGA platform.

American Psychological Association (APA)

Ttofis, Christos& Theocharides, Theocharis. 2012. Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms. VLSI Design،Vol. 2012, no. 2012, pp.1-17.
https://search.emarefa.net/detail/BIM-484210

Modern Language Association (MLA)

Ttofis, Christos& Theocharides, Theocharis. Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms. VLSI Design No. 2012 (2012), pp.1-17.
https://search.emarefa.net/detail/BIM-484210

American Medical Association (AMA)

Ttofis, Christos& Theocharides, Theocharis. Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms. VLSI Design. 2012. Vol. 2012, no. 2012, pp.1-17.
https://search.emarefa.net/detail/BIM-484210

Data Type

Journal Articles

Language

English

Notes

Includes bibliographical references

Record ID

BIM-484210