Effects of Gate Stack Structural and Process Defectivity on High- k Dielectric Dependence of NBTI Reliability in 32 nm Technology Node PMOSFETs

المؤلفون المشاركون

Hussin, H.
Soin, N.
Bukhori, M. F.
Wan Muhamad Hatta, S.
Abdul Wahab, Y.

المصدر

The Scientific World Journal

العدد

المجلد 2014، العدد 2014 (31 ديسمبر/كانون الأول 2014)، ص ص. 1-13، 13ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2014-08-17

دولة النشر

مصر

عدد الصفحات

13

التخصصات الرئيسية

الطب البشري
تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

We present a simulation study on negative bias temperature instability (NBTI) induced hole trapping in E ′ center defects, which leads to depassivation of interface trap precursor in different geometrical structures of high- k PMOSFET gate stacks using the two-stage NBTI model.

The resulting degradation is characterized based on the time evolution of the interface and hole trap densities, as well as the resulting threshold voltage shift.

By varying the physical thicknesses of the interface silicon dioxide (SiO2) and hafnium oxide (HfO2) layers, we investigate how the variation in thickness affects hole trapping/detrapping at different stress temperatures.

The results suggest that the degradations are highly dependent on the physical gate stack parameters for a given stress voltage and temperature.

The degradation is more pronounced by 5% when the thicknesses of HfO2 are increased but is reduced by 11% when the SiO2 interface layer thickness is increased during lower stress voltage.

However, at higher stress voltage, greater degradation is observed for a thicker SiO2 interface layer.

In addition, the existence of different stress temperatures at which the degradation behavior differs implies that the hole trapping/detrapping event is thermally activated.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Hussin, H.& Soin, N.& Bukhori, M. F.& Wan Muhamad Hatta, S.& Abdul Wahab, Y.. 2014. Effects of Gate Stack Structural and Process Defectivity on High- k Dielectric Dependence of NBTI Reliability in 32 nm Technology Node PMOSFETs. The Scientific World Journal،Vol. 2014, no. 2014, pp.1-13.
https://search.emarefa.net/detail/BIM-1049813

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Hussin, H.…[et al.]. Effects of Gate Stack Structural and Process Defectivity on High- k Dielectric Dependence of NBTI Reliability in 32 nm Technology Node PMOSFETs. The Scientific World Journal No. 2014 (2014), pp.1-13.
https://search.emarefa.net/detail/BIM-1049813

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Hussin, H.& Soin, N.& Bukhori, M. F.& Wan Muhamad Hatta, S.& Abdul Wahab, Y.. Effects of Gate Stack Structural and Process Defectivity on High- k Dielectric Dependence of NBTI Reliability in 32 nm Technology Node PMOSFETs. The Scientific World Journal. 2014. Vol. 2014, no. 2014, pp.1-13.
https://search.emarefa.net/detail/BIM-1049813

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-1049813