Realization of a novel fault tolerant reversible full adder circuit in nanotechnology

المؤلفون المشاركون

al-Islam, Sayf
Rahman, Muhammad Mahbubur
Begum, Zerina
Hafiz, Mohd Zulfiquar

المصدر

The International Arab Journal of Information Technology

العدد

المجلد 7، العدد 3 (31 يوليو/تموز 2010)، ص ص. 317-323، 7ص.

الناشر

جامعة الزرقاء

تاريخ النشر

2010-07-31

دولة النشر

الأردن

عدد الصفحات

7

التخصصات الرئيسية

تكنولوجيا المعلومات وعلم الحاسوب

الموضوعات

الملخص EN

In parity preserving reversible circuit, the parity of the input vector must match the parity of the output vector.

It renders a wide class of circuit faults readily detectable at the circuit’s outputs.

Thus reversible logic circuits that are parity preserving will be beneficial to the development of fault tolerant systems in nanotechnology.

This paper presents an efficient realization of well-known Toffoli gate using only two parity preserving reversible gates.

The minimum number of garbage outputs and constant inputs required to synthesize a fault tolerant reversible full adder circuit has also been given.

Finally, this paper presents a novel fault tolerant reversible full adder circuit and demonstrates its superiority with the existing counterparts.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

al-Islam, Sayf& Rahman, Muhammad Mahbubur& Begum, Zerina& Hafiz, Mohd Zulfiquar. 2010. Realization of a novel fault tolerant reversible full adder circuit in nanotechnology. The International Arab Journal of Information Technology،Vol. 7, no. 3, pp.317-323.
https://search.emarefa.net/detail/BIM-109020

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

al-Islam, Sayf…[et al.]. Realization of a novel fault tolerant reversible full adder circuit in nanotechnology. The International Arab Journal of Information Technology Vol. 7, no. 3 (Jul. 2010), pp.317-323.
https://search.emarefa.net/detail/BIM-109020

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

al-Islam, Sayf& Rahman, Muhammad Mahbubur& Begum, Zerina& Hafiz, Mohd Zulfiquar. Realization of a novel fault tolerant reversible full adder circuit in nanotechnology. The International Arab Journal of Information Technology. 2010. Vol. 7, no. 3, pp.317-323.
https://search.emarefa.net/detail/BIM-109020

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references : p. 322

رقم السجل

BIM-109020