FPGA Implementation of an Improved Reconfigurable FSMIM Architecture Using Logarithmic Barrier Function Based Gradient Descent Approach

المؤلفون المشاركون

Das, Nitish
Priya, P. Aruna

المصدر

International Journal of Reconfigurable Computing

العدد

المجلد 2019، العدد 2019 (31 ديسمبر/كانون الأول 2019)، ص ص. 1-17، 17ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2019-04-01

دولة النشر

مصر

عدد الصفحات

17

التخصصات الرئيسية

تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

Recently, the Reconfigurable FSM has drawn the attention of the researchers for multistage signal processing applications.

The optimal synthesis of Reconfigurable finite state machine with input multiplexing (Reconfigurable FSMIM) architecture is done by the iterative greedy heuristic based Hungarian algorithm (IGHA).

The major problem concerning IGHA is the disintegration of a state encoding technique.

This paper proposes the integration of IGHA with the state assignment using logarithmic barrier function based gradient descent approach to reduce the hardware consumption of Reconfigurable FSMIM.

Experiments have been performed using MCNC FSM benchmarks which illustrate a significant area and speed improvement over other architectures during field programmable gate array (FPGA) implementation.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Das, Nitish& Priya, P. Aruna. 2019. FPGA Implementation of an Improved Reconfigurable FSMIM Architecture Using Logarithmic Barrier Function Based Gradient Descent Approach. International Journal of Reconfigurable Computing،Vol. 2019, no. 2019, pp.1-17.
https://search.emarefa.net/detail/BIM-1168487

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Das, Nitish& Priya, P. Aruna. FPGA Implementation of an Improved Reconfigurable FSMIM Architecture Using Logarithmic Barrier Function Based Gradient Descent Approach. International Journal of Reconfigurable Computing No. 2019 (2019), pp.1-17.
https://search.emarefa.net/detail/BIM-1168487

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Das, Nitish& Priya, P. Aruna. FPGA Implementation of an Improved Reconfigurable FSMIM Architecture Using Logarithmic Barrier Function Based Gradient Descent Approach. International Journal of Reconfigurable Computing. 2019. Vol. 2019, no. 2019, pp.1-17.
https://search.emarefa.net/detail/BIM-1168487

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-1168487