Design of Low-Power Structural FIR Filter Using Data-Driven Clock Gating and Multibit Flip-Flops

المؤلفون المشاركون

Mtibaa, Abdellatif
Gassoumi, Ismail
Touil, Lamjed
Hamdi, Abdelaziz

المصدر

Journal of Electrical and Computer Engineering

العدد

المجلد 2020، العدد 2020 (31 ديسمبر/كانون الأول 2020)، ص ص. 1-9، 9ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2020-07-10

دولة النشر

مصر

عدد الصفحات

9

التخصصات الرئيسية

تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

Optimization for power is one of the most important design objectives in modern digital signal processing (DSP) applications.

The digital finite duration impulse response (FIR) filter is considered to be one of the most essential components of DSP, and consequently a number of extensive works had been carried out by researchers on the power optimization of the filters.

Data-driven clock gating (DDCG) and multibit flip-flops (MBFFs) are two low-power design methods that are used and often treated separately.

The combination of these methods into a single algorithm enables further power saving of the FIR filter.

The experimental results show that the proposed FIR filter achieves 25% and 22% power consumption reduction compared to that using the conventional design.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Touil, Lamjed& Hamdi, Abdelaziz& Gassoumi, Ismail& Mtibaa, Abdellatif. 2020. Design of Low-Power Structural FIR Filter Using Data-Driven Clock Gating and Multibit Flip-Flops. Journal of Electrical and Computer Engineering،Vol. 2020, no. 2020, pp.1-9.
https://search.emarefa.net/detail/BIM-1183992

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Touil, Lamjed…[et al.]. Design of Low-Power Structural FIR Filter Using Data-Driven Clock Gating and Multibit Flip-Flops. Journal of Electrical and Computer Engineering No. 2020 (2020), pp.1-9.
https://search.emarefa.net/detail/BIM-1183992

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Touil, Lamjed& Hamdi, Abdelaziz& Gassoumi, Ismail& Mtibaa, Abdellatif. Design of Low-Power Structural FIR Filter Using Data-Driven Clock Gating and Multibit Flip-Flops. Journal of Electrical and Computer Engineering. 2020. Vol. 2020, no. 2020, pp.1-9.
https://search.emarefa.net/detail/BIM-1183992

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-1183992