Networks on Chips : Structure and Design Methodologies

المؤلفون المشاركون

Lan, Ying-Cherng
Chen, Sao-Jie
Hu, Yu-Hen
Tsai, Wen-Chung

المصدر

Journal of Electrical and Computer Engineering

العدد

المجلد 2012، العدد 2012 (31 ديسمبر/كانون الأول 2012)، ص ص. 1-15، 15ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2011-11-10

دولة النشر

مصر

عدد الصفحات

15

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات
تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

The next generation of multiprocessor system on chip (MPSoC) and chip multiprocessors (CMPs) will contain hundreds or thousands of cores.

Such a many-core system requires high-performance interconnections to transfer data among the cores on the chip.

Traditional system components interface with the interconnection backbone via a bus interface.

This interconnection backbone can be an on-chip bus or multilayer bus architecture.

With the advent of many-core architectures, the bus architecture becomes the performance bottleneck of the on-chip interconnection framework.

In contrast, network on chip (NoC) becomes a promising on-chip communication infrastructure, which is commonly considered as an aggressive long-term approach for on-chip communications.

Accordingly, this paper first discusses several common architectures and prevalent techniques that can deal well with the design issues of communication performance, power consumption, signal integrity, and system scalability in an NoC.

Finally, a novel bidirectional NoC (BiNoC) architecture with a dynamically self-reconfigurable bidirectional channel is proposed to break the conventional performance bottleneck caused by bandwidth restriction in conventional NoCs.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Tsai, Wen-Chung& Lan, Ying-Cherng& Hu, Yu-Hen& Chen, Sao-Jie. 2011. Networks on Chips : Structure and Design Methodologies. Journal of Electrical and Computer Engineering،Vol. 2012, no. 2012, pp.1-15.
https://search.emarefa.net/detail/BIM-477321

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Tsai, Wen-Chung…[et al.]. Networks on Chips : Structure and Design Methodologies. Journal of Electrical and Computer Engineering No. 2012 (2012), pp.1-15.
https://search.emarefa.net/detail/BIM-477321

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Tsai, Wen-Chung& Lan, Ying-Cherng& Hu, Yu-Hen& Chen, Sao-Jie. Networks on Chips : Structure and Design Methodologies. Journal of Electrical and Computer Engineering. 2011. Vol. 2012, no. 2012, pp.1-15.
https://search.emarefa.net/detail/BIM-477321

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-477321