A Prototype-Based Gate-Level Cycle-Accurate Methodology for SoC Performance Exploration and Estimation

المؤلفون المشاركون

Wu, Kuo-Hsuan
Su, Ching-Lung
Chen, Tse-Min

المصدر

VLSI Design

العدد

المجلد 2013، العدد 2013 (31 ديسمبر/كانون الأول 2013)، ص ص. 1-10، 10ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2013-05-16

دولة النشر

مصر

عدد الصفحات

10

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات

الملخص EN

A prototype-based SoC performance estimation methodology was proposed for consumer electronics design.

Traditionally, prototypes are usually used in system verification before SoC tapeout, which is without accurate SoC performance exploration and estimation.

This paper attempted to carefully model the SoC prototype as a performance estimator and explore the environment of SoC performance.

The prototype met the gate-level cycle-accurate requirement, which covered the effect of embedded processor, on-chip bus structure, IP design, embedded OS, GUI systems, and application programs.

The prototype configuration, chip post-layout simulation result, and the measured parameters of SoC prototypes were merged to model a target SoC design.

The system performance was examined according to the proposed estimation models, the profiling result of the application programs ported on prototypes, and the timing parameters from the post-layout simulation of the target SoC.

The experimental result showed that the proposed method was accompanied with only an average of 2.08% of error for an MPEG-4 decoder SoC at simple profile level 2 specifications.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Su, Ching-Lung& Chen, Tse-Min& Wu, Kuo-Hsuan. 2013. A Prototype-Based Gate-Level Cycle-Accurate Methodology for SoC Performance Exploration and Estimation. VLSI Design،Vol. 2013, no. 2013, pp.1-10.
https://search.emarefa.net/detail/BIM-478969

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Su, Ching-Lung…[et al.]. A Prototype-Based Gate-Level Cycle-Accurate Methodology for SoC Performance Exploration and Estimation. VLSI Design No. 2013 (2013), pp.1-10.
https://search.emarefa.net/detail/BIM-478969

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Su, Ching-Lung& Chen, Tse-Min& Wu, Kuo-Hsuan. A Prototype-Based Gate-Level Cycle-Accurate Methodology for SoC Performance Exploration and Estimation. VLSI Design. 2013. Vol. 2013, no. 2013, pp.1-10.
https://search.emarefa.net/detail/BIM-478969

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-478969