Buffer Planning for IP Placement Using Sliced-LFF

المؤلفون المشاركون

Dong, Sheqin
Bian, Jinian
Goto, Satoshi
He, Ou

المصدر

VLSI Design

العدد

المجلد 2011، العدد 2011 (31 ديسمبر/كانون الأول 2011)، ص ص. 1-10، 10ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2011-01-18

دولة النشر

مصر

عدد الصفحات

10

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات

الملخص EN

IP cores are widely used in modern SOC designs.

Hierarchical design has been employed for the growing design complexity, which stimulates the need for fixed-outline floorplanning.

Meanwhile, buffer insertion is usually adopted to meet the timing requirement.

In this paper, buffer insertion is considered with a fixed-outline constraint using Less Flexibility First (LFF) algorithm.

Compared with Simulated Annealing (SA), our work is able to distinguish geometric differences between two floorplan candidates, even if they have the same topological structure.

This is helpful to get a better result for buffer planning since buffer insertion is quite sensitive to a geometric change.

We also extend the previous LFF to a more robust version called Sliced-LFF to improve buffer planning.

Moreover, a 2-staged LFF framework and a post-greedy procedure are introduced based on our net-classing strategy and finally achieve a significant improvement on the success rate of buffer insertion (40.7% and 37.1% in different feature sizes).

Moreover, our work is much faster than SA, since it is deterministic without iterations.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

He, Ou& Dong, Sheqin& Bian, Jinian& Goto, Satoshi. 2011. Buffer Planning for IP Placement Using Sliced-LFF. VLSI Design،Vol. 2011, no. 2011, pp.1-10.
https://search.emarefa.net/detail/BIM-479124

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

He, Ou…[et al.]. Buffer Planning for IP Placement Using Sliced-LFF. VLSI Design No. 2011 (2011), pp.1-10.
https://search.emarefa.net/detail/BIM-479124

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

He, Ou& Dong, Sheqin& Bian, Jinian& Goto, Satoshi. Buffer Planning for IP Placement Using Sliced-LFF. VLSI Design. 2011. Vol. 2011, no. 2011, pp.1-10.
https://search.emarefa.net/detail/BIM-479124

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-479124