Area Efficient, High Speed EBCOT Architecture for Digital Cinema

المؤلفون المشاركون

Sarawadekar, Kishor
Banerjee, Swapna

المصدر

ISRN Signal Processing

العدد

المجلد 2012، العدد 2012 (31 ديسمبر/كانون الأول 2012)، ص ص. 1-9، 9ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2012-07-10

دولة النشر

مصر

عدد الصفحات

9

التخصصات الرئيسية

هندسة كهربائية
تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

Embedded block coding with optimised truncation (EBCOT) is a key algorithm in digital cinema (DC) distribution system.

Though several high speed EBCOT architectures exist, all are not capable of meeting the DC specifications.

To meet this challenge, the relationship between contents of a code block (CB) and context generation is studied.

Our study reveals that it is difficult to predict number of contexts generated in a bit plane.

Even the nature of number of contexts produced varies from CB to CB.

In such a situation, it is difficult to ensure the frame rate requirement of DC.

To avoid this uncertainty, a pass parallel, concurrent sample coding EBCOT architecture is proposed in this paper.

It is capable of encoding one bit plane in 288 clock cycles under any circumstances.

This design is prototyped on XC4VLX80-12 FPGA with multiple clock domains.

After synthesizing, the bit plane coder (BPC) and MQ coder operate at 450 MHz and 123 MHz, respectively.

In order to maintain synchronism among different clock domains, the BPC and MQ coder units are operated at 432 MHz and 108 MHz, respectively.

This entails that the proposed design is capable of processing 2048×1080 size 57 DC frames in a second.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Sarawadekar, Kishor& Banerjee, Swapna. 2012. Area Efficient, High Speed EBCOT Architecture for Digital Cinema. ISRN Signal Processing،Vol. 2012, no. 2012, pp.1-9.
https://search.emarefa.net/detail/BIM-492696

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Sarawadekar, Kishor& Banerjee, Swapna. Area Efficient, High Speed EBCOT Architecture for Digital Cinema. ISRN Signal Processing No. 2012 (2012), pp.1-9.
https://search.emarefa.net/detail/BIM-492696

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Sarawadekar, Kishor& Banerjee, Swapna. Area Efficient, High Speed EBCOT Architecture for Digital Cinema. ISRN Signal Processing. 2012. Vol. 2012, no. 2012, pp.1-9.
https://search.emarefa.net/detail/BIM-492696

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-492696