A General Design Methodology for Synchronous Early-Completion-Prediction Adders in Nano-CMOS DSP Architectures

المؤلفون المشاركون

Mastrandrea, Antonio
Olivieri, Mauro

المصدر

VLSI Design

العدد

المجلد 2013، العدد 2013 (31 ديسمبر/كانون الأول 2013)، ص ص. 1-12، 12ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2013-01-17

دولة النشر

مصر

عدد الصفحات

12

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات

الملخص EN

Synchronous early-completion-prediction adders (ECPAs) are used for high clock rate and high-precision DSP datapaths, as they allow a dominant amount of single-cycle operations even if the worst-case carry propagation delay is longer than the clock period.

Previous works have also demonstrated ECPA advantages for average leakage reduction and NBTI effects reduction in nanoscale CMOS technologies.

This paper illustrates a general systematic methodology to design ECPA units, targeting nanoscale CMOS technologies, which is not available in the current literature yet.

The method is fully compatible with standard VLSI macrocell design tools and standard adder structures and includes automatic definition of critical test patterns for postlayout verification.

A design example is included, reporting speed and power data superior to previous works.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Olivieri, Mauro& Mastrandrea, Antonio. 2013. A General Design Methodology for Synchronous Early-Completion-Prediction Adders in Nano-CMOS DSP Architectures. VLSI Design،Vol. 2013, no. 2013, pp.1-12.
https://search.emarefa.net/detail/BIM-497908

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Olivieri, Mauro& Mastrandrea, Antonio. A General Design Methodology for Synchronous Early-Completion-Prediction Adders in Nano-CMOS DSP Architectures. VLSI Design No. 2013 (2013), pp.1-12.
https://search.emarefa.net/detail/BIM-497908

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Olivieri, Mauro& Mastrandrea, Antonio. A General Design Methodology for Synchronous Early-Completion-Prediction Adders in Nano-CMOS DSP Architectures. VLSI Design. 2013. Vol. 2013, no. 2013, pp.1-12.
https://search.emarefa.net/detail/BIM-497908

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-497908