A test procedure for boundary scan circuitry in PLDs and FPGAs

المؤلف

al-Khalifah, Bashshar

المصدر

The International Arab Journal of Information Technology

العدد

المجلد 7، العدد 2 (30 إبريل/نيسان 2010)، ص ص. 124-128، 5ص.

الناشر

جامعة الزرقاء

تاريخ النشر

2010-04-30

دولة النشر

الأردن

عدد الصفحات

5

التخصصات الرئيسية

تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

A test procedure for testing mainly the boundary scan cells, and testing partially the test access port controller in programmable logic devices, and field programmable gate array devices, is suggested.

The test procedure involves; the configuration of programmable logic devices or field programmable gate array device, the application of test vectors, and finally the verification of the response.

These steps are repeated with two different configurations of the device under test, to ensure high faults coverage.

Both the configuration, and the application of test vectors, is performed through the joint test access group port of the device under test.

The parts of the boundary scan circuit and the type of faults which are covered are mentioned.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

al-Khalifah, Bashshar. 2010. A test procedure for boundary scan circuitry in PLDs and FPGAs. The International Arab Journal of Information Technology،Vol. 7, no. 2, pp.124-128.
https://search.emarefa.net/detail/BIM-57736

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

al-Khalifah, Bashshar. A test procedure for boundary scan circuitry in PLDs and FPGAs. The International Arab Journal of Information Technology Vol. 7, no. 2 (Apr. 2010), pp.124-128.
https://search.emarefa.net/detail/BIM-57736

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

al-Khalifah, Bashshar. A test procedure for boundary scan circuitry in PLDs and FPGAs. The International Arab Journal of Information Technology. 2010. Vol. 7, no. 2, pp.124-128.
https://search.emarefa.net/detail/BIM-57736

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical referenses : p. 128

رقم السجل

BIM-57736