Memory Map : A Multiprocessor Cache Simulator

Joint Authors

Nitin,
Mittal, Shaily

Source

Journal of Electrical and Computer Engineering

Issue

Vol. 2012, Issue 2012 (31 Dec. 2012), pp.1-12, 12 p.

Publisher

Hindawi Publishing Corporation

Publication Date

2012-09-03

Country of Publication

Egypt

No. of Pages

12

Main Subjects

Engineering Sciences and Information Technology
Information Technology and Computer Science

Abstract EN

Nowadays, Multiprocessor System-on-Chip (MPSoC) architectures are mainly focused on by manufacturers to provide increased concurrency, instead of increased clock speed, for embedded systems.

However, managing concurrency is a tough task.

Hence, one major issue is to synchronize concurrent accesses to shared memory.

An important characteristic of any system design process is memory configuration and data flow management.

Although, it is very important to select a correct memory configuration, it might be equally imperative to choreograph the data flow between various levels of memory in an optimal manner.

Memory map is a multiprocessor simulator to choreograph data flow in individual caches of multiple processors and shared memory systems.

This simulator allows user to specify cache reconfigurations and number of processors within the application program and evaluates cache miss and hit rate for each configuration phase taking into account reconfiguration costs.

The code is open source and in java.

American Psychological Association (APA)

Mittal, Shaily& Nitin,. 2012. Memory Map : A Multiprocessor Cache Simulator. Journal of Electrical and Computer Engineering،Vol. 2012, no. 2012, pp.1-12.
https://search.emarefa.net/detail/BIM-466215

Modern Language Association (MLA)

Mittal, Shaily& Nitin,. Memory Map : A Multiprocessor Cache Simulator. Journal of Electrical and Computer Engineering No. 2012 (2012), pp.1-12.
https://search.emarefa.net/detail/BIM-466215

American Medical Association (AMA)

Mittal, Shaily& Nitin,. Memory Map : A Multiprocessor Cache Simulator. Journal of Electrical and Computer Engineering. 2012. Vol. 2012, no. 2012, pp.1-12.
https://search.emarefa.net/detail/BIM-466215

Data Type

Journal Articles

Language

English

Notes

Includes bibliographical references

Record ID

BIM-466215