Reduced area and low power implementation of FFT IFFT Processo
Joint Authors
Nuri, Suha M.
Dawud, Shifa Abd al-Rahman
Source
The Iraqi Journal of Electrical and Electronic Engineering
Issue
Vol. 14, Issue 2 (31 Dec. 2018), pp.108-119, 12 p.
Publisher
University of Basrah College of Engineering
Publication Date
2018-12-31
Country of Publication
Iraq
No. of Pages
12
Main Subjects
Abstract EN
The Fast Fourier Transform (FFT) and Inverse FFT(IFFT) are used in most of the digital signal processing applications.
Real time implementation of FFT/IFFT is required in many of these applications.
In this paper, an FPGA reconfigurable fixed point implementation of FFT/IFFT is presented.
A manually VHDL codes are written to model the proposed FFT/IFFT processor.
Two CORDIC-based FFT/IFFT processors based on radix-2and radix-4 architecture are designed.
They have one butterfly processing unit.
An efficient In-place memory assignment and addressing for the shared memory of FFT/IFFT processors are proposed to reduce the complexity of memory scheme.
With "in-place" strategy, the outputs of butterfly operation are stored back to the same memory location of the inputs.
Because of using DIF FFT, the output was to be in reverse order.
To solve this issue, we have re-use the block RAM that used for storing the input sample as reordering unit to reduce hardware cost of the proposed processor.
The Spartan-3E FPGA of 500,000 gates is employed to synthesize and implement the proposed architecture.
The CORDIC based processors can save 40% of power consumption as compared with Xilinx logic core architectures of system generator.
American Psychological Association (APA)
Dawud, Shifa Abd al-Rahman& Nuri, Suha M.. 2018. Reduced area and low power implementation of FFT IFFT Processo. The Iraqi Journal of Electrical and Electronic Engineering،Vol. 14, no. 2, pp.108-119.
https://search.emarefa.net/detail/BIM-902375
Modern Language Association (MLA)
Dawud, Shifa Abd al-Rahman& Nuri, Suha M.. Reduced area and low power implementation of FFT IFFT Processo. The Iraqi Journal of Electrical and Electronic Engineering Vol. 14, no. 2 (2018), pp.108-119.
https://search.emarefa.net/detail/BIM-902375
American Medical Association (AMA)
Dawud, Shifa Abd al-Rahman& Nuri, Suha M.. Reduced area and low power implementation of FFT IFFT Processo. The Iraqi Journal of Electrical and Electronic Engineering. 2018. Vol. 14, no. 2, pp.108-119.
https://search.emarefa.net/detail/BIM-902375
Data Type
Journal Articles
Language
English
Notes
Includes bibliographical references : p. 118-119
Record ID
BIM-902375