A Phase-Locked Loop with 30% Jitter Reduction Using Separate Regulators

المؤلفون المشاركون

Lee, Tzung-Je
Wang, Chua-Chin

المصدر

VLSI Design

العدد

المجلد 2008، العدد 2008 (31 ديسمبر/كانون الأول 2008)، ص ص. 1-8، 8ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2008-09-24

دولة النشر

مصر

عدد الصفحات

8

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات

الملخص EN

A phase-locked loop (PLL) using separate regulators to reject the supply noise is proposed in this paper.

Two regulators, REG1 and REG2, are used to prevent the supply noise from the charge pump (CP) and the voltage-controlled oscillator (VCO), respectively.

By using separate regulators, the area and the power consumption of the regulator can be reduced.

Moreover, the jitter of the proposed PLL is proven on silicon to be less sensitive to the supply noise.

The proposed PLL is fabricated using a typical 0.35 μm 2P4M CMOS process.

The peak-to-peak jitter (P2P jitter) of the proposed PLL is measured to be 81.8 ps at 80 MHz when a 250 mVrms supply noise is added.

By contrast, the P2P jitter is measured to be 118.2 ps without the two regulators when the same supply noise is coupled.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Lee, Tzung-Je& Wang, Chua-Chin. 2008. A Phase-Locked Loop with 30% Jitter Reduction Using Separate Regulators. VLSI Design،Vol. 2008, no. 2008, pp.1-8.
https://search.emarefa.net/detail/BIM-477559

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Lee, Tzung-Je& Wang, Chua-Chin. A Phase-Locked Loop with 30% Jitter Reduction Using Separate Regulators. VLSI Design No. 2008 (2008), pp.1-8.
https://search.emarefa.net/detail/BIM-477559

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Lee, Tzung-Je& Wang, Chua-Chin. A Phase-Locked Loop with 30% Jitter Reduction Using Separate Regulators. VLSI Design. 2008. Vol. 2008, no. 2008, pp.1-8.
https://search.emarefa.net/detail/BIM-477559

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-477559