A Dynamic Dual Fixed-Point Arithmetic Architecture for FPGAs

المؤلفون المشاركون

Vera, G. Alonzo
Lyke, James
Pattichis, Marios S.

المصدر

International Journal of Reconfigurable Computing

العدد

المجلد 2011، العدد 2011 (31 ديسمبر/كانون الأول 2011)، ص ص. 1-19، 19ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2011-03-29

دولة النشر

مصر

عدد الصفحات

19

التخصصات الرئيسية

تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

In FPGA embedded systems, designers usually have to make a compromise between numerical precision and logical resources.

Scientific computations in particular, usually require highly accurate calculations and are computing intensive.

In this context, a designer is left with the task of implementing several arithmetic cores for parallel processing while supporting high numerical precision with finite logical resources.

This paper introduces an arithmetic architecture that uses runtime partial reconfiguration to dynamically adapt its numerical precision, without requiring significant additional logical resources.

The paper also quantifies the relationship between reduced logical resources and savings in power consumption, which is particularly important for FPGA implementations.

Finally, our results show performance benefits when this approach is compared to alternative static solutions within bounds on the reconfiguration rate.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Vera, G. Alonzo& Pattichis, Marios S.& Lyke, James. 2011. A Dynamic Dual Fixed-Point Arithmetic Architecture for FPGAs. International Journal of Reconfigurable Computing،Vol. 2011, no. 2011, pp.1-19.
https://search.emarefa.net/detail/BIM-478096

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Vera, G. Alonzo…[et al.]. A Dynamic Dual Fixed-Point Arithmetic Architecture for FPGAs. International Journal of Reconfigurable Computing No. 2011 (2011), pp.1-19.
https://search.emarefa.net/detail/BIM-478096

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Vera, G. Alonzo& Pattichis, Marios S.& Lyke, James. A Dynamic Dual Fixed-Point Arithmetic Architecture for FPGAs. International Journal of Reconfigurable Computing. 2011. Vol. 2011, no. 2011, pp.1-19.
https://search.emarefa.net/detail/BIM-478096

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-478096