A Buffer-Sizing Algorithm for Network-on-Chips with Multiple Voltage-Frequency Islands

المؤلفون المشاركون

Kamakoti, V.
Benini, Luca
Murali, Srinivasan
Kumar, M. Pawan
Kumar, Anish S.
De Micheli, Giovanni

المصدر

Journal of Electrical and Computer Engineering

العدد

المجلد 2012، العدد 2012 (31 ديسمبر/كانون الأول 2012)، ص ص. 1-12، 12ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2012-02-28

دولة النشر

مصر

عدد الصفحات

12

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات
تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

Buffers in on-chip networks constitute a significant proportion of the power consumption and area of the interconnect, and hence reducing them is an important problem.

Application-specific designs have nonuniform network utilization, thereby requiring a buffer-sizing approach that tackles the nonuniformity.

Also, congestion effects that occur during network operation need to be captured when sizing the buffers.

Many NoCs are designed to operate in multiple voltage/frequency islands, with interisland communication taking place through frequency converters.

To this end, we propose a two-phase algorithm to size the switch buffers in network-on-chips (NoCs) considering support for multiple-frequency islands.

Our algorithm considers both the static and dynamic effects when sizing buffers.

We analyze the impact of placing frequency converters (FCs) on a link, as well as pack and send units that effectively utilize network bandwidth.

Experiments on many realistic system-on-Chip (SoC) benchmark show that our algorithm results in 42% reduction in amount of buffering when compared to a standard buffering approach.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Kumar, Anish S.& Kumar, M. Pawan& Murali, Srinivasan& Kamakoti, V.& Benini, Luca& De Micheli, Giovanni. 2012. A Buffer-Sizing Algorithm for Network-on-Chips with Multiple Voltage-Frequency Islands. Journal of Electrical and Computer Engineering،Vol. 2012, no. 2012, pp.1-12.
https://search.emarefa.net/detail/BIM-479601

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Kumar, Anish S.…[et al.]. A Buffer-Sizing Algorithm for Network-on-Chips with Multiple Voltage-Frequency Islands. Journal of Electrical and Computer Engineering No. 2012 (2012), pp.1-12.
https://search.emarefa.net/detail/BIM-479601

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Kumar, Anish S.& Kumar, M. Pawan& Murali, Srinivasan& Kamakoti, V.& Benini, Luca& De Micheli, Giovanni. A Buffer-Sizing Algorithm for Network-on-Chips with Multiple Voltage-Frequency Islands. Journal of Electrical and Computer Engineering. 2012. Vol. 2012, no. 2012, pp.1-12.
https://search.emarefa.net/detail/BIM-479601

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-479601