Redundant Logic Insertion and Latency Reduction in Self-Timed Adders

المصدر

VLSI Design

العدد

المجلد 2012، العدد 2012 (31 ديسمبر/كانون الأول 2012)، ص ص. 1-13، 13ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2012-05-17

دولة النشر

مصر

عدد الصفحات

13

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات

الملخص EN

A novel concept of logic redundancy insertion is presented that facilitates significant latency reduction in self-timed adder circuits.

The proposed concept is universal in the sense that it can be extended to a variety of self-timed design methods.

Redundant logic can be incorporated to generate efficient self-timed realizations of iterative logic specifications.

Based on the case study of a 32-bit self-timed carry-ripple adder, it has been found that redundant implementations minimize the data path latency by 21.1% at the expense of increases in area and power by 2.3% and 0.8% on average compared to their nonredundant counterparts.

However, when considering further peephole logic optimizations, it has been observed in a specific scenario that the delay reduction could be as high as 31% while accompanied by only meager area and power penalties of 0.6% and 1.2%, respectively.

Moreover, redundant logic adders pave the way for spacer propagation in constant time and garner actual case latency for addition of valid data.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

2012. Redundant Logic Insertion and Latency Reduction in Self-Timed Adders. VLSI Design،Vol. 2012, no. 2012, pp.1-13.
https://search.emarefa.net/detail/BIM-482035

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Redundant Logic Insertion and Latency Reduction in Self-Timed Adders. VLSI Design No. 2012 (2012), pp.1-13.
https://search.emarefa.net/detail/BIM-482035

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Redundant Logic Insertion and Latency Reduction in Self-Timed Adders. VLSI Design. 2012. Vol. 2012, no. 2012, pp.1-13.
https://search.emarefa.net/detail/BIM-482035

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-482035