Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms

المؤلفون المشاركون

Ttofis, Christos
Theocharides, Theocharis

المصدر

VLSI Design

العدد

المجلد 2012، العدد 2012 (31 ديسمبر/كانون الأول 2012)، ص ص. 1-17، 17ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2012-05-31

دولة النشر

مصر

عدد الصفحات

17

التخصصات الرئيسية

العلوم الهندسية و تكنولوجيا المعلومات

الملخص EN

Stereo correspondence is a popular algorithm for the extraction of depth information from a pair of rectified 2D images.

Hence, it has been used in many computer vision applications that require knowledge about depth.

However, stereo correspondence is a computationally intensive algorithm and requires high-end hardware resources in order to achieve real-time processing speed in embedded computer vision systems.

This paper presents an overview of the use of edge information as a means to accelerate hardware implementations of stereo correspondence algorithms.

The presented approach restricts the stereo correspondence algorithm only to the edges of the input images rather than to all image points, thus resulting in a considerable reduction of the search space.

The paper highlights the benefits of the edge-directed approach by applying it to two stereo correspondence algorithms: an SAD-based fixed-support algorithm and a more complex adaptive support weight algorithm.

Furthermore, we present design considerations about the implementation of these algorithms on reconfigurable hardware and also discuss issues related to the memory structures needed, the amount of parallelism that can be exploited, the organization of the processing blocks, and so forth.

The two architectures (fixed-support based versus adaptive-support weight based) are compared in terms of processing speed, disparity map accuracy, and hardware overheads, when both are implemented on a Virtex-5 FPGA platform.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Ttofis, Christos& Theocharides, Theocharis. 2012. Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms. VLSI Design،Vol. 2012, no. 2012, pp.1-17.
https://search.emarefa.net/detail/BIM-484210

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Ttofis, Christos& Theocharides, Theocharis. Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms. VLSI Design No. 2012 (2012), pp.1-17.
https://search.emarefa.net/detail/BIM-484210

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Ttofis, Christos& Theocharides, Theocharis. Hardware Design Considerations for Edge-Accelerated Stereo Correspondence Algorithms. VLSI Design. 2012. Vol. 2012, no. 2012, pp.1-17.
https://search.emarefa.net/detail/BIM-484210

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-484210