An Optimization-Based Reconfigurable Design for a 6-Bit 11-MHz Parallel Pipeline ADC with Double-Sampling S&H

المؤلفون المشاركون

Carvajal, Wilmar
Van Noije, Wilhelmus

المصدر

International Journal of Reconfigurable Computing

العدد

المجلد 2012، العدد 2012 (31 ديسمبر/كانون الأول 2012)، ص ص. 1-17، 17ص.

الناشر

Hindawi Publishing Corporation

تاريخ النشر

2012-08-16

دولة النشر

مصر

عدد الصفحات

17

التخصصات الرئيسية

تكنولوجيا المعلومات وعلم الحاسوب

الملخص EN

This paper presents a 6 bit, 11 MS/s time-interleaved pipeline A/D converter design.

The specification process, from block level to elementary circuits, is gradually covered to draw a design methodology.

Both power consumption and mismatch between the parallel chain elements are intended to be reduced by using some techniques such as double and bottom-plate sampling, fully differential circuits, RSD digital correction, and geometric programming (GP) optimization of the elementary analog circuits (OTAs and comparators) design.

Prelayout simulations of the complete ADC are presented to characterize the designed converter, which consumes 12 mW while sampling a 500 kHz input signal.

Moreover, the block inside the ADC with the most stringent requirements in power, speed, and precision was sent to fabrication in a CMOS 0.35 μm AMS technology, and some postlayout results are shown.

نمط استشهاد جمعية علماء النفس الأمريكية (APA)

Carvajal, Wilmar& Van Noije, Wilhelmus. 2012. An Optimization-Based Reconfigurable Design for a 6-Bit 11-MHz Parallel Pipeline ADC with Double-Sampling S&H. International Journal of Reconfigurable Computing،Vol. 2012, no. 2012, pp.1-17.
https://search.emarefa.net/detail/BIM-497984

نمط استشهاد الجمعية الأمريكية للغات الحديثة (MLA)

Carvajal, Wilmar& Van Noije, Wilhelmus. An Optimization-Based Reconfigurable Design for a 6-Bit 11-MHz Parallel Pipeline ADC with Double-Sampling S&H. International Journal of Reconfigurable Computing No. 2012 (2012), pp.1-17.
https://search.emarefa.net/detail/BIM-497984

نمط استشهاد الجمعية الطبية الأمريكية (AMA)

Carvajal, Wilmar& Van Noije, Wilhelmus. An Optimization-Based Reconfigurable Design for a 6-Bit 11-MHz Parallel Pipeline ADC with Double-Sampling S&H. International Journal of Reconfigurable Computing. 2012. Vol. 2012, no. 2012, pp.1-17.
https://search.emarefa.net/detail/BIM-497984

نوع البيانات

مقالات

لغة النص

الإنجليزية

الملاحظات

Includes bibliographical references

رقم السجل

BIM-497984