Dynamic CMOS Load Balancing and Path Oriented in Time Optimization Algorithms to Minimize Delay Uncertainties from Process Variations

Joint Authors

Yelamarthi, Kumar
Chen, Chien-In Henry

Source

VLSI Design

Issue

Vol. 2010, Issue 2010 (31 Dec. 2010), pp.1-13, 13 p.

Publisher

Hindawi Publishing Corporation

Publication Date

2010-03-07

Country of Publication

Egypt

No. of Pages

13

Main Subjects

Engineering Sciences and Information Technology

Abstract EN

The complexity of timing optimization of high-performance circuits has been increasing rapidly in proportion to the shrinking CMOS device size and rising magnitude of process variations.

Addressing these significant challenges, this paper presents a timing optimization algorithm for CMOS dynamic logic and a Path Oriented IN Time (POINT) optimization flow for mixed-static-dynamic CMOS logic, where a design is partitioned into static and dynamic circuits.

Implemented on a 64-b adder and International Symposium on Circuits and Systems (ISCAS) benchmark circuits, the POINT optimization algorithm has shown an average improvement in delay by 38% and delay uncertainty from process variations by 35% in comparison with a state-of-the-art commercial optimization tool.

American Psychological Association (APA)

Yelamarthi, Kumar& Chen, Chien-In Henry. 2010. Dynamic CMOS Load Balancing and Path Oriented in Time Optimization Algorithms to Minimize Delay Uncertainties from Process Variations. VLSI Design،Vol. 2010, no. 2010, pp.1-13.
https://search.emarefa.net/detail/BIM-455728

Modern Language Association (MLA)

Yelamarthi, Kumar& Chen, Chien-In Henry. Dynamic CMOS Load Balancing and Path Oriented in Time Optimization Algorithms to Minimize Delay Uncertainties from Process Variations. VLSI Design No. 2010 (2010), pp.1-13.
https://search.emarefa.net/detail/BIM-455728

American Medical Association (AMA)

Yelamarthi, Kumar& Chen, Chien-In Henry. Dynamic CMOS Load Balancing and Path Oriented in Time Optimization Algorithms to Minimize Delay Uncertainties from Process Variations. VLSI Design. 2010. Vol. 2010, no. 2010, pp.1-13.
https://search.emarefa.net/detail/BIM-455728

Data Type

Journal Articles

Language

English

Notes

Includes bibliographical references

Record ID

BIM-455728